Back to Search
Start Over
Design of low phase noise K-band Voltage-Controlled Oscillator using 180 nm CMOS and integrated passive device technologies
- Source :
- NORCHIP
- Publication Year :
- 2014
- Publisher :
- IEEE, 2014.
-
Abstract
- This paper presents a low power and low phase noise if-band VCO using 180 nm CMOS and integrated passive device (IPD) technologies. The cross-coupling circuit in this design is composed of P-type MOSs instead of N-type. Employing PMOS results in lower flicker noise but reduces the negative transconductance (−g m ). Since the IPD inductor has low parasitic resistance, the −g m generated using PMOSs can fulfill the oscillation condition for the A>band VCO. Moreover, the high-Q IPD inductor is beneficial to phase noise. The flip-chip technique is applied to assemble the CMOS and IPD structures. The oscillation frequency is from 22.6 GHz to 24.5 GHz and the minimum phase noise is −111.4 dBc/Hz at 1 MHz offset. The DC power consumption is as low as 3.4 mW from a supply voltage of IV.
Details
- Database :
- OpenAIRE
- Journal :
- 2014 NORCHIP
- Accession number :
- edsair.doi...........6e1f7b5011d5d0ac97ae3d4e25243253
- Full Text :
- https://doi.org/10.1109/norchip.2014.7004743