Back to Search Start Over

Experimental characterization of bit error rate and pulse jitter in RSFQ circuits

Authors :
Dmitry Zinoviev
Paul I. Bunyk
Source :
IEEE Transactions on Appiled Superconductivity. 11:529-532
Publication Year :
2001
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2001.

Abstract

Rapid Single Flux Quantum (RSFQ) logic is well-known for its ultra-high switching speed and extremely low power consumption. In this paper, we present two original experiments to demonstrate that it's also a reliable technology and its reliability is sufficient even for such a large-scale system as a proposed petaflops-scale HTMT computer. We have measured the bit error rate (BER) for a circular register of inverters representing a critical path of a 64-bit integer adder, and timing jitter in a 200 Josephson junction (JJ) long transmission line, imitating a branch of a clock distribution tree, both being important and representative building blocks of the HTMT computer. For the adder critical path we have demonstrated the highest clock frequency of 17 GHz, latency of 860 ps and BER of 10/sup -19/ for 3.5 /spl mu/m technology of HYPRES, Inc. The value of timing jitter was 200 fs per JJ for 1.5 /spl mu/m technology of TRW, Inc. These figures are in good agreement with our simulations.

Details

ISSN :
10518223
Volume :
11
Database :
OpenAIRE
Journal :
IEEE Transactions on Appiled Superconductivity
Accession number :
edsair.doi...........6f1cb7a9d3878c1c953bd457052ad6e6
Full Text :
https://doi.org/10.1109/77.919399