Back to Search Start Over

A 40 nm gate length n-MOSFET

Authors :
Mizuki Ono
Masanobu Saito
Claudio Fiegna
Hiroshi Iwai
Takashi Yoshitomi
Tatsuya Ohguro
Source :
IEEE Transactions on Electron Devices. 42:1822-1830
Publication Year :
1995
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 1995.

Abstract

Forty nm gate length n-MOSFETs with ultra-shallow source and drain junctions of around 10 nm are fabricated for the first time. In order to fabricate such small geometry MOSFETs, two special techniques have been adopted. One is a resist thinning technique using isotropic oxygen plasma ashing for the fabrication of 40 nm gate electrodes. The other is a solid phase diffusion technique from phosphorus doped silicated glass (PSG) for the fabrication of 10 nm source and drain junctions. The resulting 40 mm gate length n-MOSFETs operate quite normally at room temperature. Using these n-MOSFETs, we investigated short channel effects and current drivability in the 40 nm region at room temperature. We have also investigated hot-carrier related phenomena in the 40-nm region. Results indicate that the impact ionization rate increases slightly as the gate length is reduced to around 40 nm, and that both impact ionization rate and substrate current fall significantly as V/sub d/ falls below 1.5 V. This demonstrates that reliability as regards degradation due to hot carriers is not a serious problem even in the 40 mm region if V/sub d/ is less than or equal to 1.5 V. >

Details

ISSN :
00189383
Volume :
42
Database :
OpenAIRE
Journal :
IEEE Transactions on Electron Devices
Accession number :
edsair.doi...........72ae233da8d81bec652110d9536a749c