Back to Search
Start Over
Instruction issue logic for high-performance, interruptible, multiple functional unit, pipelined computers
- Source :
- IEEE Transactions on Computers. 39:349-359
- Publication Year :
- 1990
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 1990.
-
Abstract
- The problems of data dependency resolution and precise interrupt implementation in pipelined processors are combined. A design for a hardware mechanism that resolves dependencies dynamically and, at the same time, guarantees precise interrupts is presented. Simulation studies show that by resolving dependencies the proposed mechanism is able to obtain a significant speedup over a simple instruction issue mechanism as well as implement precise interrupts. >
- Subjects :
- Speedup
business.industry
Computer science
Pipeline (computing)
Parallel computing
Resolution (logic)
Theoretical Computer Science
Computer Science::Hardware Architecture
Data dependency
Computational Theory and Mathematics
Parallel processing (DSP implementation)
Hardware and Architecture
Logic gate
Embedded system
Interrupt
business
Computer Science::Operating Systems
Software
Subjects
Details
- ISSN :
- 00189340
- Volume :
- 39
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Computers
- Accession number :
- edsair.doi...........778e6129cab1b0538b5474b866338483
- Full Text :
- https://doi.org/10.1109/12.48865