Back to Search
Start Over
High level synthesis from Sim-nML processor models
- Source :
- VLSI Design
- Publication Year :
- 2003
- Publisher :
- IEEE Comput. Soc, 2003.
-
Abstract
- The design of modern complex embedded systems require a high level of abstraction of the design. The Sim-nML is a specification language to model processors for such designs. Several software generation tools have been developed that take ISA specifications in Sim-nML as input. In this paper we present a tool Sim-HS that implements high level behavioral and structural synthesis of processors from their ISA specifications in Sim-nML. Behavioral Sim-HS transforms Sim-nML specifications of a processor to the corresponding behavioral Verilog model that is suitable for fast functional simulation. Structural Sim-HS generates structural synthesizable Verilog processor model from its Sim-nML specifications.
- Subjects :
- Very-large-scale integration
business.industry
Computer science
Hardware description language
Specification language
Integrated circuit design
Computer Science::Hardware Architecture
Computer architecture
Hardware_GENERAL
Embedded system
High-level synthesis
Resource allocation (computer)
Verilog
business
computer
computer.programming_language
Abstraction (linguistics)
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 16th International Conference on VLSI Design, 2003. Proceedings.
- Accession number :
- edsair.doi...........7852f3ea88e024942f544f8e43fa8e0e
- Full Text :
- https://doi.org/10.1109/icvd.2003.1183146