Back to Search Start Over

Test generation and scheduling for layout-based detection of bridge faults in interconnects

Authors :
Tong Liu
F.J. Meyer
Fabrizio Lombardi
X.-T. Chen
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 7:48-55
Publication Year :
1999
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 1999.

Abstract

This paper presents a new approach to detecting faults in interconnects; the novelty of the proposed approach is that test generation and scheduling are established using the physical characteristics of the layout of the interconnect under test. This includes critical area extraction and a realistic fault model for a structural methodology. Physical layout information is used to model the adjacencies in an interconnect and possible bridge faults with a weighted graph, which is then analyzed to appropriately compact the tests and schedule their execution for (early) detection of bridge faults. Generation and compaction of the test vectors are accomplished by calculating node and edge weight heuristics from the weighted adjacency graph. Simulation has been performed for unweighted and weighted fault models. Results on random interconnects and the local interconnect of a commercially available field-programmable gate array are provided. The advantage of the proposed approach is that, on average, early detection of faults is possible using significantly fewer tests than with previous approaches. A further advantage is that it represents a realistic alternative to adaptive testing because it avoids costly on-line test generation, while still having a small number of vectors.

Details

ISSN :
15579999 and 10638210
Volume :
7
Database :
OpenAIRE
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Accession number :
edsair.doi...........7c70edaa39b30c612d6205f844f60832