Back to Search Start Over

Hardware technology for the Hitachi MP5800 series (HDS Skyline Series)

Authors :
R. Sato
K. Kasai
K. Koide
Fumiyuki Kobayashi
Y. Watanabe
K. Nakanishi
Source :
IEEE Transactions on Advanced Packaging. 23:504-514
Publication Year :
2000
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2000.

Abstract

The Hitachi MP5800 series (HDS Skyline Series/sup TM/) has been developed as the top-of-the-line member of the M Parallel Series general computer family. Its highlights include the highest processor performance, dramatically reduced installation requirements (footprint and power consumption), and enhanced reliability and availability. To achieve these goals, innovative technologies have been developed: semiconductor technology called Advanced CMOS-ECL (ACE), which combines high speed emitter coupled logic (ECL) and high density complementary metal oxide semiconductor (CMOS) circuits, one-module processor, which employs a glass ceramic substrate, a high density packaging scheme whereby up to four instruction processors (IPs) are mounted on a single printed wiring board, a cooling technology for large scale integration (LSI) chips with a power consumption as high as 140 W/chip, and a compact high-efficiency power supply system.

Details

ISSN :
15213323
Volume :
23
Database :
OpenAIRE
Journal :
IEEE Transactions on Advanced Packaging
Accession number :
edsair.doi...........809ebf06b4faf8c37b6efea03f364b5c