Back to Search Start Over

Model-based hardware design based on compatible sets of isomorphic subgraphs

Authors :
Martin Kumm
Peter Zipf
Bogdan Pasca
Mark Jervis
Konrad Moller
Patrick Sittel
Source :
FPT
Publication Year :
2017
Publisher :
IEEE, 2017.

Abstract

Hardware applications in an industrial context often have tight area, latency and throughput requirements or a specific combination thereof. This paper presents a method to improve area and throughput figures for folded circuits generated during a model-based hardware design process. The method targets FPGA implementations and is based on the automatic combination of isomorphic subgraphs and the detailed consideration of pipelined primitive operations for folding core scheduling. In the course of a design space exploration, the user is provided with fine-grain control over the area/throughput trade-off.

Details

Database :
OpenAIRE
Journal :
2017 International Conference on Field Programmable Technology (ICFPT)
Accession number :
edsair.doi...........813d5830186215b4f8fad8f1f2f1d8f7
Full Text :
https://doi.org/10.1109/fpt.2017.8280140