Back to Search Start Over

Development of a wafer level packaging technology for high voltage applications

Authors :
Vincent Beix
Marion Volpert
Adrien Gasse
Thomas Lacave
Abdenacer Ait-Mani
Brigitte Soulier
Pamela Rueda
Patrick Peray
Frederic Mercier
David Henry Francois Levy
Bertrand Chambion
Aurelie Vandeneynde
Source :
2018 7th Electronic System-Integration Technology Conference (ESTC).
Publication Year :
2018
Publisher :
IEEE, 2018.

Abstract

TSV first or TSV last are technologies used in 3D packaging, that are now well described in the literature. However there is still room for some improvement especially in the field of TSV isolation. Certain applications such as power applications or light emitting diodes serially powered on the 230 Volts-50 Hz network require some trench isolation for wafer level packaging. In this case the breakdown voltage (up to 600 V) of the trench/TSV becomes a critical issue. In this study different organic and mineral passivation layers were tested to classify their resistance to high voltage. The impact of the Temperature process and the deposition method is shown. Some thermal oxides are also tested and the breakdown voltage is found to be around $800\mathrm{V}/ \mu \mathrm{m}$. Some FEM simulations were achieved showing the influence of the trench geometry. The oxide is then implemented on pixelated samples fabricated on 200mm highly doped Si wafers. Experimental measurements show a breakdown voltage location at the trench crossing zone and a value of $400 \mu \mathrm{m} /\mathrm{V}$ in accordance with the FEM simulations.

Details

Database :
OpenAIRE
Journal :
2018 7th Electronic System-Integration Technology Conference (ESTC)
Accession number :
edsair.doi...........850ec6f37cb66ef6e7b24338acce7b2a
Full Text :
https://doi.org/10.1109/estc.2018.8546496