Back to Search Start Over

Flattened Butterfly Topology for On-Chip Networks

Authors :
William J. Dally
John Kim
James Balfour
Source :
IEEE Computer Architecture Letters. 6:37-40
Publication Year :
2007
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2007.

Abstract

With the trend towards increasing number of cores in a multicore processors, the on-chip network that connects the cores needs to scale efficiently. In this work, we propose the use of high-radix networks in on-chip networks and describe how the flattened butterfly topology can be mapped to on-chip networks. By using high-radix routers to reduce the diameter of the network, the flattened butterfly offers lower latency and energy consumption than conventional on-chip topologies. In addition, by properly using bypass channels in the flattened butterfly network, non-minimal routing can be employed without increasing latency or the energy consumption.

Details

ISSN :
15566056
Volume :
6
Database :
OpenAIRE
Journal :
IEEE Computer Architecture Letters
Accession number :
edsair.doi...........8bcfa3050585588dedb0a024cbdbf87d
Full Text :
https://doi.org/10.1109/l-ca.2007.10