Back to Search Start Over

Study of nanoimprint lithography (NIL) for HVM of memory devices

Authors :
Eun Hyuk Choi
Kazuya Fukuhara
Hiroshi Tokue
Kei Kobayashi
Masato Suzuki
Wooyung Jung
Takuya Kono
Masafumi Asano
Masayuki Hatano
Tetsuro Nakasugi
Source :
SPIE Proceedings.
Publication Year :
2017
Publisher :
SPIE, 2017.

Abstract

A low cost alternative lithographic technology is desired to meet the decreasing feature size of semiconductor devices. Nano-imprint lithography (NIL) is one of the candidates for alternative lithographic technologies.[1][2][3] NIL has such advantages as good resolution, critical dimension (CD) uniformity and low line edge roughness (LER). On the other hand, the critical issues of NIL are defectivity, overlay, and throughput. In order to introduce NIL into the HVM, it is necessary to overcome these three challenges simultaneously.[4]-[12] In our previous study, we have reported a dramatic improvement in NIL process defectivity on a pilot line tool, FPA-1100 NZ2. We have described that the NIL process for 2x nm half pitch is getting closer to the target of HVM.[12] In this study, we report the recent evaluation of the NIL process performance to judge the applicability of NIL to memory device fabrications. In detail, the CD uniformity and LER are found to be less than 2nm. The overlay accuracy of the test device is less than 7nm. A defectivity level of below 1pcs./cm2 has been achieved at a throughput of 15 wafers per hour.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
SPIE Proceedings
Accession number :
edsair.doi...........8c84c209eb013b33574ac7b661bc8cf9
Full Text :
https://doi.org/10.1117/12.2257951