Back to Search Start Over

Device Design Guidelines for FC-SGT DRAM Cells With High Soft-Error Immunity

Authors :
Hiroshi Sakuraba
Fumiyoshi Matsuoka
Fujio Masuoka
Source :
IEEE Transactions on Electron Devices. 52:1194-1199
Publication Year :
2005
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2005.

Abstract

This paper describes the device design guidelines for floating channel type surrounding gate transistor (FC-SGT) DRAM cells with high soft-error immunity. One FC-SGT DRAM cell consists of an FC-SGT and a three-dimensional storage capacitor. The cell itself arranges the bit line (BL), storage node, and body region in a silicon pillar vertically and hence, achieves a cell area of 4F/sup 2/ (F: feature size) per bit. A thin-pillar FC-SGT with a metal gate can maintain a low leakage current without using a heavy doping concentration in the body region. Furthermore, as the silicon pillar thickness is reduced, the device enters into the fully depleted operation and as a result can realize excellent switching characteristics. In FC-SGT DRAM cells, the parasitic bipolar current is a major factor that causes soft errors to occur. However, the parasitic bipolar current can be suppressed and its duration can be shortened as the silicon pillar thickness is reduced. As a result, the amount of stored charge lost in the storage capacitor can be effectively decreased by using a thin-pillar FC-SGT. In the case of a 10-nm-thick FC-SGT, the amount lost due to the parasitic bipolar current is decreased to about 28% of that due to the leakage current. Therefore, FC-SGT DRAM is a promising candidate for future nanometer high-density DRAMs having high soft-error immunity.

Details

ISSN :
00189383
Volume :
52
Database :
OpenAIRE
Journal :
IEEE Transactions on Electron Devices
Accession number :
edsair.doi...........9543905f178e24b81ae6acf858b10e65
Full Text :
https://doi.org/10.1109/ted.2005.848860