Back to Search Start Over

A critical examination of 3D stackable NAND Flash memory architectures by simulation study of the scaling capability

Authors :
Kuang-Yeu Hsieh
Tzu-Hsuan Hsu
Chih-Yuan Lu
Yi-Hsuan Hsiao
Hang-Ting Lue
Source :
2010 IEEE International Memory Workshop.
Publication Year :
2010
Publisher :
IEEE, 2010.

Abstract

Various 3D NAND Flash array architectures including P-BiCS, TCAT, VSAT, and VG are critically examined in this work by extensive 3D TCAD simulations. All structures have X,Y lateral scaling limitation since the minimal ONO thickness (∼20 nm) and poly channel thickness (∼10nm) can not be scaled further. Among them VG may have the best X-direction scalability to F∼2X nm node, and no penalty of increasing Z layer number since the channel current flows horizontally. We propose a buried-channel junction-free NAND to improve the read current for all 3D NAND arrays and our simulation results well support this structure. For the first time, “Z-interference” in 3D NAND Flash is examined and it indicates a new Z-direction scaling limitation. The present work is of crucial importance in understanding various 3D NAND Flash approaches.

Details

Database :
OpenAIRE
Journal :
2010 IEEE International Memory Workshop
Accession number :
edsair.doi...........97a6714867bae42cb8a2b26860512a0f
Full Text :
https://doi.org/10.1109/imw.2010.5488390