Back to Search Start Over

Subresolution assist feature implementation for high-performance logic gate-level lithography

Authors :
Jed H. Rankin
Franz X. Zach
Woo-Hyeong Lee
Karl Paul Muller
Richard A. Ferguson
Allen H. Gabor
Lars W. Liebmann
Patrick R. Varekamp
Carlos A. Fonseca
Ronald L. Gordon
Mark A. Lavin
Mukesh Khare
James A. Bruce
Kenneth R. Jantzen
William M. Chu
Source :
SPIE Proceedings.
Publication Year :
2002
Publisher :
SPIE, 2002.

Abstract

This paper investigates the implementation of sub-resolution assist features (SRAFs) in high performance logic designs for the poly-gate conductor level. We will discuss the concepts used for SRAF rule generation, SRAF data preparation and what we term "binary" optical proximity correction (OPC) to prevent catastrophic line-width problems. Lithographic process window (PW) data obtained with SRAFs will be compared to PW data obtained without SRAF. SRAM cells are shown printed with annular illumination and SRAFs, for both the 130 nm and 100 nm logic nodes as defined by the International Technology Roadmap for Semiconductors (ITRS). This study includes a comparison of the experimental results of SRAMs printed from designs corrected with rule-based OPC to those printed from designs corrected with model-based OPC.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
SPIE Proceedings
Accession number :
edsair.doi...........9c9ce1e14c1ee0063c29dcc9c329ca5c
Full Text :
https://doi.org/10.1117/12.474591