Back to Search Start Over

Observation of reduced boron penetration and gate depletion for poly-Si/sub 0.8/Ge/sub 0.2/ gated PMOS devices

Authors :
Tsu-Jae King
Wen-Chin Lee
Chenming Hu
Source :
IEEE Electron Device Letters. 20:9-11
Publication Year :
1999
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 1999.

Abstract

Poly-Si/sub 0.8/Ge/sub 0.2/-and poly-Si-gated PMOS capacitors with very thin gate oxides were fabricated. Boron penetration and poly-gate depletion effects (PDE) in these devices were both analyzed. Observations of smaller flat-band voltage shift and superior gate oxide reliability suggest less boron penetration problem in poly-Si/sub 0.8/Ge/sub 0.2/-gated devices. Higher dopant activation rate, higher active dopant concentration near the poly/SiO/sub 2/ interface and therefore improved PDE were also found in boron-implanted poly-Si/sub 0.8/Ge/sub 0.2/-gated devices as compared to poly-Si-gated devices. A larger process window therefore exists for a poly-Si/sub 0.8/Ge/sub 0.2/ gate technology with regard to the tradeoff between boron penetration and poly-gate depletion.

Details

ISSN :
15580563 and 07413106
Volume :
20
Database :
OpenAIRE
Journal :
IEEE Electron Device Letters
Accession number :
edsair.doi...........9e390c0e03c6c62d995667c6dce31f9c
Full Text :
https://doi.org/10.1109/55.737557