Back to Search
Start Over
On design of cache with efficient soft error protection
- Source :
- 2017 IEEE 37th International Conference on Electronics and Nanotechnology (ELNANO).
- Publication Year :
- 2017
- Publisher :
- IEEE, 2017.
-
Abstract
- For critical aerospace applications that experience a high intensity of single event upsets, the cache of a processor has to be protected against soft errors. This poses a challenge for cache design, since implemented redundancy causes timing and performance degradation of a processor. Sound design decisions should be made based on evaluations at every design stage. In this paper we present a platform-oriented design methodology for evaluation of processor vulnerability to soft errors in cache. Results of complex design evaluation for vulnerability, timing and chip area for an FPGA-based design of a typical RISC processor with first level instruction and data caches are presented as well.
- Subjects :
- Reduced instruction set computing
Computer science
business.industry
Pipeline burst cache
02 engineering and technology
020202 computer hardware & architecture
Smart Cache
Soft error
Computer architecture
Embedded system
0202 electrical engineering, electronic engineering, information engineering
Redundancy (engineering)
Cache
business
Field-programmable gate array
Cache algorithms
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2017 IEEE 37th International Conference on Electronics and Nanotechnology (ELNANO)
- Accession number :
- edsair.doi...........9f17a49386cace6003aabf95b2297eae
- Full Text :
- https://doi.org/10.1109/elnano.2017.7939719