Back to Search
Start Over
A methodology aimed at better integration of functional verification and RTL design
- Source :
- Design Automation for Embedded Systems. 10:285-298
- Publication Year :
- 2005
- Publisher :
- Springer Science and Business Media LLC, 2005.
-
Abstract
- The advent of new 65 nm/90 nm VLSI technology and SoC design methodologies has brought an explosive growth in the complexity of modern electronic circuits. As a result, functional verification has become the major bottleneck in any digital design flow. Thus, new methods for easier, faster and more reusable verification are required. This paper proposes a verification methodology (VeriSC2) that guides the implementation of working testbenches during hierarchical decomposition and refinement of the design, even before the RTL implementation starts. This approach uses the SystemC Verification Library (SCV), in a tool capable of automatically generating testbench templates. A case study from a MPEG-4 decoder design is used to show the effectiveness of this approach.
- Subjects :
- Very-large-scale integration
Electronic system-level design and verification
High-level verification
Functional verification
Computer science
Design flow
Bottleneck
Intelligent verification
Computer architecture
Hardware and Architecture
SystemC
Hardware_REGISTER-TRANSFER-LEVELIMPLEMENTATION
computer
Software
computer.programming_language
Subjects
Details
- ISSN :
- 15728080 and 09295585
- Volume :
- 10
- Database :
- OpenAIRE
- Journal :
- Design Automation for Embedded Systems
- Accession number :
- edsair.doi...........9f3b79c19760b0161928d5088b52ed88
- Full Text :
- https://doi.org/10.1007/s10617-006-9587-6