Back to Search
Start Over
Si Photonics Deployment Using Cu Pillar Interconnect and Chip On Wafer Platform
- Source :
- Additional Conferences (Device Packaging, HiTEC, HiTEN, and CICMT). 2016:001663-001681
- Publication Year :
- 2016
- Publisher :
- IMAPS - International Microelectronics Assembly and Packaging Society, 2016.
-
Abstract
- We introduce a high-speed 4x25Gbps, MSA-compliant, QSFP transceiver built on a Silicon Photonics platform. The transceiver integrates high sensitivity receivers, CTLE, clock recovery, modulator drivers and BIST on a TSMC 28nm die connected to the photonic die thru a fine pitch (50um) Copper Pillar interface. A wafer-scale approach, Chip on Wafer, CoW, is used to assemble the electronic die and the light source on to the photonic die, so that the full optical path can be tested, at speed, in loopback configuration in wafer form, using a standard ATE solution. This presentation focuses on the CoW assembly development aspects of the transceiver. Wafer probe and bump, die processing services, CoW assembly and Back End of Line, BEOL, Test Services will be presented.
Details
- ISSN :
- 23804491
- Volume :
- 2016
- Database :
- OpenAIRE
- Journal :
- Additional Conferences (Device Packaging, HiTEC, HiTEN, and CICMT)
- Accession number :
- edsair.doi...........a21fab07b2df661b176420825bde16e5
- Full Text :
- https://doi.org/10.4071/2016dpc-wp41