Back to Search Start Over

Power Consumption Optimization Technique in ACS for Space Time Trellis Code Viterbi Decoder

Authors :
Harlisya Harun
Noor Izzri Abdul Wahab
Mohd Azlan Abu
Mohammad Yazdi Harmin
Source :
Applied Mechanics and Materials. 785:734-738
Publication Year :
2015
Publisher :
Trans Tech Publications, Ltd., 2015.

Abstract

To provide fast digital communications systems, energy efficient, high-performance, low power is critical for decoding mobile receiver device. This paper proposes a low power optimization techniques in the Add Compare Select (ACS) unit for Space Time trellis codes (STTC) Viterbi decoder. STTC Viterbi decoder is used as a reference case. This paper discusses about how to lower the power in the ACS architecture, to optimize the Viterbi decoder STTC in reducing the total power consumption. Based on the results of design and analysis, power consumption Viterbi decoder modeling, low power system for STTC Viterbi decoder is proposed. Design and optimization of ACS unit in STTC Viterbi decoding is done using Verilog HDL language. Power analysis tools in the software Altera Quartus 2 is used for the synthesis of total system power consumption. Optimization strategy showed an increase of 83% power reduction compared to previous studies.

Details

ISSN :
16627482
Volume :
785
Database :
OpenAIRE
Journal :
Applied Mechanics and Materials
Accession number :
edsair.doi...........a354af301f7b54ead7c5acd89fedf77a