Back to Search Start Over

A 460 MHz at 397 mV, 2.6 GHz at 1.3 V, 32 bits VLIW DSP Embedding F MAX Tracking

Authors :
Sebastien Bernard
Thomas Benoist
Ivan Miro-Panades
Bastien Giraud
Edith Beigne
Yvain Thonnart
Robin Wilson
O. Billoint
Jean-Philippe Noel
Anuj Grover
Olivier Thomas
Fady Abouzeid
Julien Le Coz
Sylvain Clerc
Alexandre Valentian
Philippe Flatresse
Christian Bernard
Source :
IEEE Journal of Solid-State Circuits. 50:125-136
Publication Year :
2015
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2015.

Abstract

Wide voltage range operation for DSPs brings more versatility to achieve high energy efficiency in mobile applications. This paper describes a 32 bits DSP fabricated in 28 nm Ultra Thin Body and Box FDSOI technology. Body Biasing Voltage (VBB) scaling from 0 V up to ±2 V decreases the core VDDMIN to 397 mV and increases clock frequency by +400%@500 mV and +114%@1.3 V. The DSP frequency measurements show 2.6 GHz@1.3 V(VDD)@2 V(VBB) and 460 MHz@397 mV(VDD)@2 V(VBB). The lowest peak energy efficiency is measured at 62 pJ/op at 0.53 V. In addition to technological gains, maximum frequency tracking design techniques are proposed for wide voltage range operation. On silicon, at 0.6 V, those techniques allow high energy gain of 40.6% w.r.t. a worst case corner approach.

Details

ISSN :
1558173X and 00189200
Volume :
50
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........a470293cd7d0a1cca8c7dfc220b6a139
Full Text :
https://doi.org/10.1109/jssc.2014.2369503