Back to Search
Start Over
Domino logic with variable threshold voltage keeper
- Source :
- Multi-Voltage CMOS Circuit Design
- Publication Year :
- 2003
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2003.
-
Abstract
- A variable threshold voltage keeper circuit technique is proposed for simultaneous power reduction and speed enhancement of domino logic circuits. The threshold voltage of a keeper transistor is dynamically modified during circuit operation to reduce contention current without sacrificing noise immunity. The variable threshold voltage keeper circuit technique enhances circuit evaluation speed by up to 60% while reducing power dissipation by 35% as compared to a standard domino (SD) logic circuit. The keeper size can be increased with the proposed technique while preserving the same delay or power characteristics as compared to a SD circuit. The proposed domino logic circuit technique offers 14% higher noise immunity as compared to a SD circuit with the same evaluation delay characteristics. Forward body biasing the keeper transistor is also proposed for improved noise immunity as compared to a SD circuit with the same keeper size. It is shown that by applying forward and reverse body biased keeper circuit techniques, the noise immunity and evaluation speed of domino logic circuits are simultaneously enhanced.
- Subjects :
- Engineering
business.industry
Electrical engineering
Hardware_PERFORMANCEANDRELIABILITY
Bipolar transistor biasing
GeneralLiterature_MISCELLANEOUS
Domino
Threshold voltage
Logic synthesis
Hardware and Architecture
Logic gate
Domino logic
Low-power electronics
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
Electrical and Electronic Engineering
business
Software
Hardware_LOGICDESIGN
Electronic circuit
Subjects
Details
- ISSN :
- 15579999 and 10638210
- Volume :
- 11
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Accession number :
- edsair.doi...........a779bc5f4ebc98513a520360c58ab49a