Back to Search Start Over

Novel fast multiplier implemented using FPGA

Authors :
Marek Wegrzyn
J. Jabłoński
Source :
Photonics Applications in Astronomy, Communications, Industry, and High-Energy Physics Experiments 2015.
Publication Year :
2015
Publisher :
SPIE, 2015.

Abstract

In the paper, the solution dedicated for FPGA devices of a synthesis of parallel multiplication systems with the alternative approach, called mutual exclusion , for results of partial products is presented. There are proposed a reducer with the factor 4:2 for parallel multipliers, based on Wallace tree structures, that are dedicated for 4-input and 1-output Look-Up Table (LUT) function generator used in FPGA devices. The elaboration refers to the solution for multiplying using FPGAs the numbers of 4 and 8 bits. However it can be enlarged up to 16 and 32 bits. The proposed solution gives the opportunity to use the probability of conditional significant partial products and faster service - fewer logic levels for special cases of multiplication related to the specific values of the sums of partial product bits.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
Photonics Applications in Astronomy, Communications, Industry, and High-Energy Physics Experiments 2015
Accession number :
edsair.doi...........aa833f11753b8734b76cf1fecb1f23a6