Back to Search Start Over

Task mapping and mesh topology exploration for an FPGA-based network on chip

Authors :
Suying Yao
Ke Pang
Virginie Fresse
Otavio Alcantara de Lima
Source :
Microprocessors and Microsystems. 39:189-199
Publication Year :
2015
Publisher :
Elsevier BV, 2015.

Abstract

Task mapping strategies on NoC (Network-on-Chip) have a huge impact on the timing performance and power consumption. So does the topology. In this paper, we describe the exploration flow of task mapping algorithms using different NoC mesh shapes. The flow is used to evaluate timing and energy consumption based on a NoC emulation platform. It is open to any task mapping algorithms and to any shapes of NoC mesh. A heterogeneous (PC and FPGA) platform is used to fully perform each step of the flow. The experiments demonstrate that the most appropriate task mapping strategy and the most suitable NoC shape strongly depend on the algorithm used. Depending on the timing latency results obtained and the FPGA resources used, the designer can select the appropriate task mapping strategy on the suitable shape in a short exploration time and with precise timing evaluation.

Details

ISSN :
01419331
Volume :
39
Database :
OpenAIRE
Journal :
Microprocessors and Microsystems
Accession number :
edsair.doi...........ac80d8eb79243699ff57015ba4e903f1
Full Text :
https://doi.org/10.1016/j.micpro.2015.03.006