Back to Search Start Over

The Potential of Programmable Logic in the Middle: Cache Bleaching

Authors :
Shahin Roozkhosh
Renato Mancuso
Source :
RTAS
Publication Year :
2020
Publisher :
IEEE, 2020.

Abstract

Consolidating hard real-time systems onto modern multi-core Systems-on-Chip (SoC) is an open challenge. The extensive sharing of hardware resources at the memory hierarchy raises important unpredictability concerns. The problem is exacerbated as more computationally demanding workload is expected to be handled with real-time guarantees in next-generation Cyber-Physical Systems (CPS). A large body of works has approached the problem by proposing novel hardware redesigns, and by proposing software-only solutions to mitigate performance interference.Strong from the observation that unpredictability arises from a lack of fine-grained control over the behavior of shared hardware components, we outline a promising new resource management approach. We demonstrate that it is possible to introduce Programmable Logic In-the-Middle (PLIM) between a traditional multi-core processor and main memory. This provides the unique capability of manipulating individual memory transactions. We propose a proof-of-concept system implementation of PLIM modules on a commercial multi-core SoC. The PLIM approach is then leveraged to solve long-standing issues with cache coloring. Thanks to PLIM, colored sparse addresses can be re-compacted in main memory. This is the base principle behind the technique we call Cache Bleaching. We evaluate our design on real applications and propose hypervisor-level adaptations to showcase the potential of the PLIM approach.

Details

Database :
OpenAIRE
Journal :
2020 IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS)
Accession number :
edsair.doi...........ad8d331e8f1c51cd86312f7a7837cb03
Full Text :
https://doi.org/10.1109/rtas48715.2020.00006