Back to Search Start Over

Simulation and performance evaluation of a Network-on-Chip architecture based on SystemC

Authors :
Xuan-Tu Tran
Dien-Tap Ngo
Thanh-Vu Le-Van
Source :
The 2012 International Conference on Advanced Technologies for Communications.
Publication Year :
2012
Publisher :
IEEE, 2012.

Abstract

The Network-on-Chip (NoC) paradigm has been recently known as a competitive on-chip communication solution for large complex systems such as multi-core and/or many-core systems thanks to its advantages. However, one of the main challenging issues for NoC designers is that the network performance should be rapidly and early pre-proved for target applications. In this paper, we present a NoC simulation and evaluation platform allowing designers to simulate and evaluate the NoC performance with different network configuration parameters. The proposed platform has been implemented in SystemC to be easily modified in order to adapt different simulation strategies and save the simulation time. With this platform, designers can deal with: (i) configuring the network topology, flow control mechanism and routing algorithm; (ii) configuring various regular and application specific traffic patterns; and (iii) simulating and analyzing the network performance with the assigned traffic patterns in terms of latency and throughput. Obtained results with a 4 × 4 2D-mesh NoC architecture will be presented and discussed in this paper to demonstrate the proposed platform.

Details

Database :
OpenAIRE
Journal :
The 2012 International Conference on Advanced Technologies for Communications
Accession number :
edsair.doi...........aec940ad2cbf65db11743bc982b018c1
Full Text :
https://doi.org/10.1109/atc.2012.6404252