Back to Search Start Over

Pipelined 50 MHz CMOS ASIC for 32 bit binary to residue conversion and residue to binary conversion

Authors :
R. Siferd
S. Perumal
Source :
Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit.
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

A custom CMOS ASIC is designed for a 32 bit binary to residue converter (BRC) to permit residue number system (RNS) operations using 8 moduli with 3 to 5 bit words. A custom ASIC design is also given for the corresponding residue to binary converter (RBC) to convert the 8 RNS moduli words to a unique 32 bit binary number. The result is a complete simulated pipelined design which supports a clock frequency of 50 MHz. These designs are directly applicable to RNS operations for digital signal processing and to direct frequency synthesis. >

Details

Database :
OpenAIRE
Journal :
Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit
Accession number :
edsair.doi...........afea7c2f913ccda0b37410acd18acb7c