Back to Search Start Over

Genesys-pro: innovations in test program generation for functional processor verification

Authors :
Michal Rimon
Allon Adir
Eli Almog
Avi Ziv
Michael Vinov
Laurent Fournier
Eitan Marcus
Source :
IEEE Design & Test of Computers. 21:84-93
Publication Year :
2004
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2004.

Abstract

Functional verification is widely recognized as the bottleneck of the hardware design cycle. With the ever-growing demand for greater performance and faster time to market, coupled with the exponential growth in hardware size, verification has become increasingly difficult. Although formal methods such as model checking and theorem proving have resulted in noticeable progress, these approaches apply only to the verification of relatively small design blocks or to very focused verification goals. Current industry practice is to use separate, automatic, random stimuli generators for processor- and multiprocessor-level verification. The generated stimuli, usually in the form of test programs, trigger architecture and microarchitecture events defined by a verification plan. MAC-based algorithms are well suited for the test program generation domain because they postpone heuristic decisions until after consideration of all architectural and testing-knowledge constraints. Geneysys-Pro is currently the main test generation tool for functional verification of IBM processors, including several complex processors. We've found that the new language considerably reduces the effort needed to define and maintain knowledge specific to an implementation and verification plan.

Details

ISSN :
07407475
Volume :
21
Database :
OpenAIRE
Journal :
IEEE Design & Test of Computers
Accession number :
edsair.doi...........affbe072574cd5b7c952e0f8f428f12c