Back to Search Start Over

Noise reduction in RSFQ logic gates for increasing operating speed and widening margins

Authors :
Masamitsu Tanaka
Akira Fujimaki
Yuma Kita
Hiromi Matsuoka
Shigeyuki Miyajima
Source :
2013 IEEE 14th International Superconductive Electronics Conference (ISEC).
Publication Year :
2013
Publisher :
IEEE, 2013.

Abstract

We present a new design technique of rapid single-flux-quantum (RSFQ) logic gates for low-noise, high-speed operation. In this study, we propose the use of a damping resistor shared with a junction pair composing a comparator, in addition to their individual shunt resistors increased from the standard values. We analyzed timing characteristics and bit error rates (BERs) of several RSFQ flip-flops composed of the proposed comparators using numerical simulation. The proposed comparator showed reduced timing jitter by ~5% in association with small delay time, sharpened BER curves, and improvement in operating margins by 2-3% compared to the standard design. We fabricated 2-bit shift registers using the noise reduction technique. We obtained sharp BER curves from the measurement. The proposed method indicated that it gave wide margins.

Details

Database :
OpenAIRE
Journal :
2013 IEEE 14th International Superconductive Electronics Conference (ISEC)
Accession number :
edsair.doi...........b3ec0539c5840f39ecae44f88bd881f5
Full Text :
https://doi.org/10.1109/isec.2013.6604273