Back to Search Start Over

Improving Analytical Delay Modelingfor CMOS Inverters

Authors :
Andre I. Reis
Felipe S. Marranghello
Renato P. Ribas
Source :
Journal of Integrated Circuits and Systems. 10:123-134
Publication Year :
2020
Publisher :
Journal of Integrated Circuits and Systems, 2020.

Abstract

Analytical methods for gate delay estimation are very useful to speedup timing analysis of digital integrated circuits. This work presents a novel approach to analytically estimate the CMOS inverter delay. The proposed method considers the influence of input slope, output load and I/O coupling capacitance, as well as relevant effects such as channel length modulation and drain induced barrier lowering. Experimental results are on good agreement with HSPICE simulations, showing significant accuracy improvement compared to published related work. The delay model error has an average value of 3%, and the worst case error is smaller than 10%.

Details

ISSN :
18720234 and 18071953
Volume :
10
Database :
OpenAIRE
Journal :
Journal of Integrated Circuits and Systems
Accession number :
edsair.doi...........bae945e5a59c35510e9cf17b83e4a28a
Full Text :
https://doi.org/10.29292/jics.v10i2.414