Back to Search Start Over

Low-power realization in main blocks of CMOS APS image sensor

Authors :
Richard Hornsey
Edward Shen
Wei Gao
Source :
SPIE Proceedings.
Publication Year :
2005
Publisher :
SPIE, 2005.

Abstract

This paper addresses the optimization of power at the circuit level in the main blocks of CMOS APS image sensors. A pixel bias current of zero during the readout period is shown to reduce the static power and enhance the settling time of the pixel. A balanced operational transconductance amplifier (OTA) has been demonstrated to be a better candidate as an amplifier when employed in a correlated double sampling (CDS) circuit or as a comparator in an analog-to-digital (A/D) converter, as compared to a Miller two-stage amplifier. Using common-mode feedback (CMFB) in an OTA can further reduce the quiescent power of the amplifier. The low power capability of a CMFB OTA is discussed in this paper by performing a comparison with a conventional OTA using a 0.18 μm technology.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
SPIE Proceedings
Accession number :
edsair.doi...........bc3307047598c68cd592c730cd8c3767
Full Text :
https://doi.org/10.1117/12.628590