Back to Search Start Over

BTI reliability of advanced gate stacks for Beyond-Silicon devices: Challenges and opportunities

Authors :
Maria Toledano-Luque
Lars-Ake Ragnarsson
M.M. Heyns
Hiroaki Arimura
Ph. J. Roussel
An Steegen
Liesbeth Witters
Moonju Cho
Hans Mertens
Jacopo Franco
D. Lin
Sonja Sioncke
B. Kaczer
Niamh Waldron
Aaron Thean
Nadine Collaert
Guido Groeseneken
Thomas Kauerauf
Alireza Alian
Jerome Mitard
Source :
2014 IEEE International Electron Devices Meeting.
Publication Year :
2014
Publisher :
IEEE, 2014.

Abstract

Our present understanding of BTI in Si and (Si)Ge based sub 1-nanometer EOT MOSFET devices is reviewed and extended to benchmark other Beyond-Si based devices. We discuss the evolution of NBTI for Si-based pMOS devices as a possible showstopper for further scaling below 1nm EOT. Then we present the BTI reliability framework which was developed for SiGe based MOSFET devices, showing strongly improved BTI reliability, explained by carrier-defect decoupling. Also the important issue of increasing stochastic behavior and time dependent variability is discussed. Based on the presented framework developed for SiGe stacks we benchmark alternative Beyond-Si gate stacks using a metric for carrier-defect decoupling, allowing to screen stacks for acceptable reliability.

Details

Database :
OpenAIRE
Journal :
2014 IEEE International Electron Devices Meeting
Accession number :
edsair.doi...........c061703156e4df9c3027690ef865c5f6