Back to Search
Start Over
A true single-phase clock dual-modulus prescaler with enhanced robustness against leakage currents
- Source :
- International Journal of Circuit Theory and Applications. 44:1895-1900
- Publication Year :
- 2016
- Publisher :
- Wiley, 2016.
-
Abstract
- A new leakage-tolerant true single-phase clock dual-modulus prescaler based on a stage-merged scheme is presented. Leakage-restricting transistors are used to reduce the leakage currents at critical nodes, and leakage-related malfunctions are eliminated at minimal cost in terms of speed, power, and area overheads. An HSPICE simulation in a 40-nm process shows that the proposed divide-by-2/3 divider can effectively enhance robustness against leakage currents to extend the low frequency limit of the circuit over wide temperature and threshold voltage ranges. Additionally, the proposed design shows speed and power performance that is comparable with the performance levels of referenced designs. Copyright © 2016 John Wiley & Sons, Ltd.
- Subjects :
- Dual-modulus prescaler
Engineering
business.industry
Applied Mathematics
020208 electrical & electronic engineering
Transistor
Electrical engineering
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
Low frequency
020202 computer hardware & architecture
Computer Science Applications
Electronic, Optical and Magnetic Materials
law.invention
Threshold voltage
Frequency divider
law
Robustness (computer science)
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Electrical and Electronic Engineering
Single phase
business
Leakage (electronics)
Subjects
Details
- ISSN :
- 00989886
- Volume :
- 44
- Database :
- OpenAIRE
- Journal :
- International Journal of Circuit Theory and Applications
- Accession number :
- edsair.doi...........c2057dccd15c8c43f7fb71a5655ee891