Back to Search Start Over

Hardware Reduction for Mealy UFSMs

Authors :
Alexander Barkalov
Larysa Titarenko
Jacek Bieganowski
Source :
Logic Synthesis for Finite State Machines Based on Linear Chains of States ISBN: 9783319598369
Publication Year :
2017
Publisher :
Springer International Publishing, 2017.

Abstract

The Chapter deals with optimization of logic circuits of hybrid FPGA-based Mealy FSMs. First of all, the models with two state registers are discussed. This approach allows removal of direct dependence among logical conditions and output functions of Mealy FSM. Next, the proposed design methods are presented. Some improvements are proposed for further hardware reduction. They are based on the special state assignment and transformation of state codes. The proposed methods target joint using such blocks as LUTs, PLAs and EMBs in FSM circuits. The models are discussed based on the principle of object transformation. The last part of the chapter is connected with design methods connected with the object transformation.

Details

ISBN :
978-3-319-59836-9
ISBNs :
9783319598369
Database :
OpenAIRE
Journal :
Logic Synthesis for Finite State Machines Based on Linear Chains of States ISBN: 9783319598369
Accession number :
edsair.doi...........c95f616496ace824289b1148f35c0c62