Back to Search
Start Over
Stress and Recovery Dynamics of Drain Current in GaN HD-GITs Submitted to DC Semi-ON stress
- Source :
- Microelectronics Reliability. :113482
- Publication Year :
- 2019
- Publisher :
- Elsevier BV, 2019.
-
Abstract
- Stress and recovery dynamics of the drain current are analysed in normally-off GaN Hybrid-Drain - embedded Gate Injection Transistors (HD-GITs) submitted to a semi-ON state stress. Under this condition moderate drain current and high drain voltage (350-650 V) are applied simultaneously. During the stress phase the drain current shows a remarkable decrease due to hot carrier trapping and is dependent on the applied drain voltage, stress current and temperature (30–190 °C). This degradation is fully recoverable, either thermally in the temperature range 150–190 °C or by hole injection from the gate. We provide a model for the detrapping time constant taking into account both the thermally-driven process dominating for gate biases VGS 3 V.
- Subjects :
- Materials science
business.industry
Transistor
Time constant
Phase (waves)
Trapping
Atmospheric temperature range
Condensed Matter Physics
Atomic and Molecular Physics, and Optics
Surfaces, Coatings and Films
Electronic, Optical and Magnetic Materials
law.invention
Stress (mechanics)
law
Optoelectronics
Electrical and Electronic Engineering
Current (fluid)
Safety, Risk, Reliability and Quality
business
Voltage
Subjects
Details
- ISSN :
- 00262714
- Database :
- OpenAIRE
- Journal :
- Microelectronics Reliability
- Accession number :
- edsair.doi...........ce6327490f72c93a89224801fd386560