Back to Search Start Over

An efficient MOS transistor charge/capacitance model with continuous expressions for VLSI

Authors :
B.J. Sheu
A.Y. Park
S.H. Jen
Source :
ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187).
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

A unified modeling approach for the submicron MOS transistor charge/capacitance characteristics in all operation regions is presented. The development of the MOS charge model is based on the charge density approximation to reduce the complexity of the expression. The unified charge densities in gate, channel, and bulk are obtained with assistance of the sigmoid, hyperbola, and exponential interpolation techniques. By carrying out the integration of the charge densities along the channel area, the terminal charges associated with gate and bulk can be obtained. The non-reciprocal capacitance behavior is well realized in this model. Good agreement between the measurement data and simulation results is obtained.

Details

Database :
OpenAIRE
Journal :
ISCAS '98. Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (Cat. No.98CH36187)
Accession number :
edsair.doi...........cea79dff8a64a813880ff30db15ea4ae
Full Text :
https://doi.org/10.1109/iscas.1998.705298