Back to Search
Start Over
Implementation of (15, 9) Reed Solomon Minimal Instruction Set Computing on FPGA using Handel-C
- Source :
- 2010 International Conference on Computer Applications and Industrial Electronics.
- Publication Year :
- 2010
- Publisher :
- IEEE, 2010.
-
Abstract
- Reed Solomon coding has an important role to play as to sustain reliability of data communication. However, the encoder consumes significant amount of power that affects the cost of producing the hardware. Besides, the complicated encoder circuit also does affect the cost of implemented hardware. There is a need to build a simple encoder which does the similar data encoding function. By amalgamate One Instruction Set Computer (OISC) and the Galois Field arithmetic, a Reed Solomon Minimal Instruction Computer (MISC) processor is developed. This processor has simpler circuit that still has the same encoded codeword produced.
Details
- Database :
- OpenAIRE
- Journal :
- 2010 International Conference on Computer Applications and Industrial Electronics
- Accession number :
- edsair.doi...........d96803418dc1839479bbba0c65fba9d8
- Full Text :
- https://doi.org/10.1109/iccaie.2010.5735103