Back to Search Start Over

Improved First-Order Time-Delay Tanlock Loop Architectures

Authors :
Mahmoud Al-Qutayri
S.R. Al-Araji
Nawaf Almoosa
Source :
IEEE Transactions on Circuits and Systems I: Regular Papers. 53:1896-1908
Publication Year :
2006
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2006.

Abstract

This paper presents a study of the performance of the first-order time-delay digital tanlock loop (TDTL). It proposes a number of modified loop architectures that overcome some of the original TDTL design limitations. Simulation results indicate that the new architectures, which include delay switching, gain adaptation and a combination of both techniques, improve the TDTL performance in terms of acquisition speed, locking range and resilience to frequency disturbances. The first-order TDTL was also implemented on a field programmable gate array (FPGA). The real-time results from the FPGA implementation are in agreement with the ones obtained through simulation

Details

ISSN :
10577122
Volume :
53
Database :
OpenAIRE
Journal :
IEEE Transactions on Circuits and Systems I: Regular Papers
Accession number :
edsair.doi...........de4d033c539f54e457bc24afd96f3647