Back to Search
Start Over
TOF: a tool for test pattern generation optimization of an FPGA application oriented test
- Source :
- Asian Test Symposium
- Publication Year :
- 2002
- Publisher :
- IEEE Comput. Soc, 2002.
-
Abstract
- The objective of this paper is to generate an Application-Oriented Test Procedure to be used by a FPGA user in a given application. General definitions concerning the specific problem of testing RAM-based FPGAs are first given such as the important concept of 'AC-non-redundant fault." Then, it is commented that a classical test pattern generation performed on the circuit netlist gives a low AC-non-redundant fault coverage and it is pointed out that test pattern generation performed on a FPGA representation is required. It is also commented that test pattern generation performed on the FPGA representation can be significantly accelerated by different techniques. A procedure called TOF is described to validate the proposed approach on benchmark circuits.
Details
- Database :
- OpenAIRE
- Journal :
- Proceedings of the Ninth Asian Test Symposium
- Accession number :
- edsair.doi...........de6dd61e48d9681eb8db26c337bba084
- Full Text :
- https://doi.org/10.1109/ats.2000.893644