Back to Search Start Over

Fast enumeration-based modulo scheduling heuristic for VLIW architectures

Authors :
Phillipe Le Gall
Phillipe Elleaume
Said Belkouch
Mounir Bahtat
Source :
ICM
Publication Year :
2014
Publisher :
IEEE, 2014.

Abstract

Modulo scheduling is a software pipelining technique exploiting instruction-level parallelism (ILP) of VLIW architectures to efficiently implement loops. This paper presents a novel enumeration-based resource-constrained heuristic for modulo scheduling. It takes into consideration the criticality of the nodes, generating near optimal schedules in terms of initiation intervals and register requirements. The scheduling algorithm outperformed better-known heuristics in terms of the quality of schedules, while presenting small compilation time enabling it to be used in a production environment. Experimental results on the VLIW TMS320C6678 DSP processor, showed improved performance on a signal processing set of algorithms.

Details

Database :
OpenAIRE
Journal :
2014 26th International Conference on Microelectronics (ICM)
Accession number :
edsair.doi...........e71bf66cc4d638c72e3301bed90abb49
Full Text :
https://doi.org/10.1109/icm.2014.7071820