Back to Search Start Over

A 7nm 4GHz Arm®-core-based CoWoS® Chiplet Design for High Performance Computing

Authors :
Jack Hu
Mei Wong
Tom Chen
Chien-Chun Tsai
Wen-Hung Huang
Mu-Shan Lin
Sandeep Kumar Goel
Chin-Ming Fu
Chao-Chieh Li
Shu-Chun Yang
Stefan Rusu
Frank Lee
Cheng-Hsiang Hsieh
Sheng-Yao Yang
Tze-Chiang Huang
King-Ho Tam
Yu-Chi Chen
Source :
VLSI Circuits
Publication Year :
2019
Publisher :
IEEE, 2019.

Abstract

A dual-chiplet Chip-on-Wafer-on-Substrate (CoWoS®) was implemented in 7nm 15M process. Each SoC chiplet has four Arm® Cortex®-A72 processors operating at 4GHz. The on-die interconnect mesh bus operates above 4GHz at 2mm distance. The inter-chiplet connection features a scalable, 0.56pJ/bit power efficiency, 1.6Tb/s/mm2 bandwidth density, and 0.3V Lowvoltage- In-Package-INterCONnect (LIPINCONTM) interface achieving 8Gb/s/pin and 320GB/s bandwidth. Silicon test-chip measurements validate the processor, on-die interconnects and inter-chiplet interface performance. The built-in eye-scan feature shows the inter-chiplet connection achieves 244mV eye-height and 69% UI eye-width.

Details

Database :
OpenAIRE
Journal :
2019 Symposium on VLSI Circuits
Accession number :
edsair.doi...........f931d1b867c7f86e87c8c5a39ef7c318