Back to Search
Start Over
From UML State Machine Diagram into FPGA Implementation
- Source :
- PDeS
- Publication Year :
- 2013
- Publisher :
- Elsevier BV, 2013.
-
Abstract
- In the paper a method of using the Unified Modeling Language diagrams for specification of digital systems, especially logic controllers, is presented. The proposed method is based mainly on the UML state machine diagrams and uses Hierarchical Concurrent Finite State Machines (HCFSMs) as a temporary model. The paper shows a way to transform the UML diagrams to the form that is acceptable by reconfigurable FPGAs (Field Programmable Gate Arrays). The UML specification is used to generate an effective program in Hardware Description Languages (HDLs), especially Verilog.
- Subjects :
- UML tool
Finite-state machine
Programming language
Computer science
Hardware description language
Communication diagram
Applications of UML
General Medicine
computer.software_genre
UML state machine
Computer Science::Hardware Architecture
Unified Modeling Language
Systems Modeling Language
Computer Science::Programming Languages
Verilog
Shlaer–Mellor method
Class diagram
computer
computer.programming_language
Object Constraint Language
Subjects
Details
- ISSN :
- 14746670
- Volume :
- 46
- Database :
- OpenAIRE
- Journal :
- IFAC Proceedings Volumes
- Accession number :
- edsair.doi...........fc6580cfbcbdf9debbd7ffe662107dbd