Back to Search Start Over

Effects of packaging on mechanical stress in 3D-ICs

Authors :
G. Van der Plas
Vladimir Cherman
Teng Wang
Abdellah Salahouelhadj
A. La Manna
Melina Lofrano
Gerald Beyer
J. De Vos
Mireia Bargallo Gonzalez
V. Simons
R. Daily
Eric Beyne
I. De Wolf
Source :
2015 IEEE 65th Electronic Components and Technology Conference (ECTC).
Publication Year :
2015
Publisher :
IEEE, 2015.

Abstract

© 2015 IEEE. In this work the mechanical stress induced in 3D stacks by different packaging process steps is studied. The 3D stacks used in this work are assembled using two identical dies containing a number of stress sensors which are designed and manufactured in 65nm technology. It is observed that the contribution of the package substrate and the die-attach process to the redistribution of mechanical stress inside the 3D stacked IC is more significant than the one of the EMC and that the influence of packaging on the shape and amplitude of local stress around the inter-die interconnects (micro-bumps) is not significant. These observations are supported by the measurements of stress done using micro-Raman spectroscopy and are correlated with the results of finite element modeling and with optical warpage measurements of different packaging configurations. ispartof: pages:354-361 ispartof: IEEE vol:2015-July pages:354-361 ispartof: 2015 Electronic Components & Technology Conference (ECTC) location:CA, San Diego date:26 May - 29 May 2015 status: published

Details

Database :
OpenAIRE
Journal :
2015 IEEE 65th Electronic Components and Technology Conference (ECTC)
Accession number :
edsair.doi.dedup.....12b241a47e4d971116cac5bcc41d795e
Full Text :
https://doi.org/10.1109/ectc.2015.7159617