Back to Search Start Over

Very low temperature epitaxy of group-IV semiconductors for use in FinFET, stacked nanowires and monolithic 3D integration

Authors :
Roger Loo
Robert Langer
Marc Schaekers
Erik Rosseel
John Tolle
Anurag Vohra
Clement Porret
Joe Margetis
S. Baudot
Lucas P. B. Lima
Giordano Scappucci
Bernardette Kunert
Janusz Bogdanowicz
J. F. Gomez Granados
Bastien Douhard
David Kohen
Amir Sammak
Andriy Hikavyy
Source :
ECS Journal of Solid State Science and Technology, 8(8), ECS Transactions, 7, 86, 163-175
Publication Year :
2019

Abstract

As CMOS scaling proceeds with sub-10 nm nodes, new architectures and materials are implemented to continue increasing performances at constant footprint. Strained and stacked channels and 3D-integrated devices have for instance been introduced for this purpose. A common requirement for these new technologies is a strict limitation in thermal budgets to preserve the integrity of devices already present on the chips. We present our latest developments on low-temperature epitaxial growth processes, ranging from channel to source/drain applications for a variety of devices and describe options to address the upcoming challenges.

Details

Language :
English
ISSN :
21628769
Database :
OpenAIRE
Journal :
ECS Journal of Solid State Science and Technology, 8(8), ECS Transactions, 7, 86, 163-175
Accession number :
edsair.doi.dedup.....26e8763d24d466f7a51c61a11fd750d3