Back to Search Start Over

eXtended Torus routing algorithm for networks‐on‐chip: a routing algorithm for dynamically reconfigurable networks‐on‐chip

Authors :
Simon J. Hollis
Jose L Nunez-Yanez
Arash Farhadi Beldachi
Source :
Farhadi Beldachi, A F, Hollis, S J & Nunez-Yanez, J L 2014, ' eXtended Torus routing algorithm for networks-on-chip : a routing algorithm for dynamically reconfigurable networks-on-chip ', IET Computers and Digital Techniques, vol. 8, no. 3, pp. 148-162 . https://doi.org/10.1049/iet-cdt.2013.0087
Publication Year :
2014
Publisher :
Institution of Engineering and Technology (IET), 2014.

Abstract

This paper presents a novel routing algorithm called eXtended Torus routing algorithm for networks-on-chip (XTRANC) which supports topologyies based on a variable number and size of inner-torus building blocks. The inner-tori partition a traditional mesh network into an arbitrary number of sub-networks to increase the mesh performance. The sub-networks can generate non-regular global topologies which are also supported by the XTRANC algorithm. XTRANC is especially suitable for dynamically reconfigurable networks mapped to commercial FPGAs in which additional links are added to the mesh topology at run-time to reduce congestion depending on application behaviour and resource availability. XTRANC allows the insertion of links as requested by different parts of the application without centralized control and this research shows that despite this dynamic behaviour the routing algorithm remains deadlock free.

Details

ISSN :
1751861X and 17518601
Volume :
8
Database :
OpenAIRE
Journal :
IET Computers & Digital Techniques
Accession number :
edsair.doi.dedup.....3829d105b1197c86312d0a5510876d24