Back to Search Start Over

A quadruple well CMOS MAPS prototype for the Layer0 of the SuperB SVT

Authors :
Filippo Maria Giorgi
Lodovico Ratti
Fabio Morsani
Alessandro Gabrielli
Gianluca Traversi
Stefano Zucca
S. Zucca
L. Ratti
G. Traversi
F. Morsani
A. Gabrielli
F. Giorgi
Source :
Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment. 718:380-382
Publication Year :
2013
Publisher :
Elsevier BV, 2013.

Abstract

The chip prototype Apsel4well, including monolithic active pixel sensors (MAPS), is meant as an upgrade solution for the Layer0 of the SuperB silicon vertex tracker. The design is based on a 180 nm CMOS process with quadruple well called INMAPS. This technology makes it possible to overcome the main drawbacks of three transistor MAPS. Moreover, the presence of a high resistivity epitaxial layer is expected to lead to a further improvement in terms of charge collection performance and radiation resistance. This work introduces the channel readout design features of the chip Apsel4well developed with the mentioned approach and shows results of device simulations of a 3×3 pixel matrix.

Details

ISSN :
01689002
Volume :
718
Database :
OpenAIRE
Journal :
Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment
Accession number :
edsair.doi.dedup.....4146538e8b83d6e60c9ff7e7d662cbd8
Full Text :
https://doi.org/10.1016/j.nima.2012.12.106