Back to Search Start Over

Hardware Accelerated Data Analysis

Authors :
Franzmeier, M.
Pohl, C.
Porrmann, Mario
Rückert, Ulrich
ARRAY(0xa43f898)
Publication Year :
2004
Publisher :
IEEE Comput. Soc, 2004.

Abstract

In this paper we present a massively parallel hardware accelerator for neural network based data mining applications. We use Self-Organizing Maps (SOM) for the analysis of very large datasets. One example is the analysis of semiconductor fabrication process data, which demands very high performance in order to achieve acceptable simulation times. Our system consists of Processing Elements (PEs) working completely in parallel on the task of SOM simulation. We will show the scalability of the system concerning precision and number of PEs, as well as the flexibility of the system regarding size and shape of the simulated maps. The possibility of emulating virtual maps (one PE emulates more than one neuron) enables the computation of maps with more neurons than PEs. Benchmarking results of our FPGA (Field Programmable Gate Array) based implementation of the system show the high performance of our accelerator.

Details

Language :
English
Database :
OpenAIRE
Accession number :
edsair.doi.dedup.....554b5ce95412d98becf3d6301c3e6f03
Full Text :
https://doi.org/10.1109/pcee.2004.36