Back to Search
Start Over
Deep n-well MAPS in a 130 nm CMOS technology: Beam test results
- Publication Year :
- 2010
-
Abstract
- We report on recent beam test results for the APSEL4D chip, a new deep n-well MAPS prototype with a full in-pixel signal processing chain obtained by exploiting the triple well option of the CMOS 0.13 mu m process. The APSEL4D chip consists of a 4096 pixel matrix (32 rows and 128 columns) with 50 x 50 mu m(2) pixel cell area, with custom readout architecture capable of performing data sparsification at pixel level. APSEL4D has been characterized in terms of charge collection efficiency and intrinsic spatial resolution under different conditions of discriminator threshold settings using a 12 GeV/c proton beam in the T9 area of the CERN PS. We observe a maximum hit efficiency of 92% and we estimate an intrinsic resolution of about 14 mu m. The data driven approach of the tracking detector readout chips has been successfully used to demonstrate the possibility to build a Level 1 trigger system based on associative memories. The analysis of the beam test data is critically reviewed along with the characterization of the device under test. (C) 2010 Elsevier B.V. All rights reserved. RI Forti, Francesco/H-3035-2011; Neri, Nicola/G-3991-2012; Fabbri, Laura/H-3442-2012; Gabrielli, Alessandro/H-4931-2012; Villa, Mauro/C-9883-2009; Dalla Betta, Gian-Franco/I-1783-2012; Ratti, Lodovico/I-8836-2012; Giorgi, Filippo Maria/I-7602-2012
- Subjects :
- Physics
Nuclear and High Energy Physics
Signal processing
Silicon pixel sensors
MAPS
Beam test
Deep n-well
Charged particle tracker
Pixel
business.industry
Physics::Instrumentation and Detectors
Detector
Chip
Settore ING-INF/01 - Elettronica
Silicon pixel sensor
Optics
CMOS
Device under test
business
Instrumentation
Beam (structure)
Test data
Subjects
Details
- Language :
- English
- Database :
- OpenAIRE
- Accession number :
- edsair.doi.dedup.....6c59b9e8f9a8e3af00b2df11c660148e