Back to Search
Start Over
A low power flash-FPGA based brain implant micro-system of PID control
- Source :
- EMBC
- Publication Year :
- 2017
-
Abstract
- In this paper, we demonstrate that a low power flash FPGA based micro-system can provide a low power programmable interface for closed-loop brain implant inter- faces. The proposed micro-system receives recording local field potential (LFP) signals from an implanted probe, performs closed-loop control using a first order control system, then converts the signal into an optogenetic control stimulus pattern. Stimulus can be implemented through optoelectronic probes. The long term target is for both fundamental neuroscience applications and for clinical use in treating epilepsy. Utilizing our device, closed-loop processing consumes only 14nJ of power per PID cycle compared to 1.52µJ per cycle for a micro-controller implementation. Compared to an application specific digital integrated circuit, flash FPGA's are inherently programmable.
- Subjects :
- Epilepsy
Computer science
business.industry
Power flash
020208 electrical & electronic engineering
PID controller
Brain
02 engineering and technology
Local field potential
Prostheses and Implants
Optogenetics
03 medical and health sciences
Brain implant
0302 clinical medicine
Control system
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Humans
business
Field-programmable gate array
030217 neurology & neurosurgery
Computer hardware
Subjects
Details
- ISSN :
- 26940604
- Volume :
- 2017
- Database :
- OpenAIRE
- Journal :
- Annual International Conference of the IEEE Engineering in Medicine and Biology Society. IEEE Engineering in Medicine and Biology Society. Annual International Conference
- Accession number :
- edsair.doi.dedup.....7f4c417986ccb873e5705851b5d0686d