Back to Search Start Over

Device and circuit-level performance of carbon nanotube field-effect transistor with benchmarking against a nano-MOSFET

Authors :
Gehan A. J. Amaratunga
Michael Loong Peng Tan
Georgios Lentaris
Amaratunga, Gehan [0000-0002-8614-2864]
Apollo - University of Cambridge Repository
Source :
Nanoscale Research Letters
Publication Year :
2012
Publisher :
Springer Science and Business Media LLC, 2012.

Abstract

The performance of a semiconducting carbon nanotube (CNT) is assessed and tabulated for parameters against those of a metal-oxide-semiconductor field-effect transistor (MOSFET). Both CNT and MOSFET models considered agree well with the trends in the available experimental data. The results obtained show that nanotubes can significantly reduce the drain-induced barrier lowering effect and subthreshold swing in silicon channel replacement while sustaining smaller channel area at higher current density. Performance metrics of both devices such as current drive strength, current on-off ratio (Ion/Ioff), energy-delay product, and power-delay product for logic gates, namely NAND and NOR, are presented. Design rules used for carbon nanotube field-effect transistors (CNTFETs) are compatible with the 45-nm MOSFET technology. The parasitics associated with interconnects are also incorporated in the model. Interconnects can affect the propagation delay in a CNTFET. Smaller length interconnects result in higher cutoff frequency.

Details

ISSN :
1556276X
Volume :
7
Database :
OpenAIRE
Journal :
Nanoscale Research Letters
Accession number :
edsair.doi.dedup.....a1c3841f3a6a72bf3f856e0cba70ee2e
Full Text :
https://doi.org/10.1186/1556-276x-7-467