Back to Search
Start Over
A Hybrid-SEED Smart Pixel Array for a Four-Stage Intelligent Optical Backplane Demonstrator
- Source :
- Electrical and Computer Engineering Faculty Publications
- Publication Year :
- 1996
- Publisher :
- Hosted by Utah State University Libraries, 1996.
-
Abstract
- This paper describes the VLSI design, layout, and testing of a Hybrid-SEED smart pixel array for a four-stage intelligent optical backplane. The Hybrid-SEED technology uses CMOS silicon circuitry with GaAs-AlGaAs multiple-quantum-well modulators and detectors. The chip has been designed based on the HyperPlane architecture and is composed of four smart pixels which act as a logical 4-bit parallel optical channel. It has the ability to recognize a 4-bit address header, inject electrical data onto the backplane, retransmit optical data, and extract optical data from the backplane. In addition, the smart pixel array can accommodate for optical inversions and bit permutations by appropriate selections of multiplexers. Initial data pertaining to the electrical performance of the chip will be provided and a complete logical description will be given.
- Subjects :
- intelligent
SEED
Computer science
02 engineering and technology
array
01 natural sciences
Multiplexer
four-stage
010309 optics
020210 optoelectronics & photonics
0103 physical sciences
Header
0202 electrical engineering, electronic engineering, information engineering
optical
backplane
Electrical and Electronic Engineering
Very-large-scale integration
Pixel
hybrid
business.industry
Electrical engineering
Electrical and Computer Engineering
Chip
Atomic and Molecular Physics, and Optics
demonstrator
CMOS
Backplane
smart pixel
business
Computer hardware
Communication channel
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- Electrical and Computer Engineering Faculty Publications
- Accession number :
- edsair.doi.dedup.....efba8bdec36f45939e60cfed6eca8615